An Adaptive Update-Based Cache Coherence Protocol for Reduction of Miss Rate and Traffic

Document type: Conference Papers
Peer reviewed: Yes
Author(s): Håkan Nilsson, Per Stenström
Title: An Adaptive Update-Based Cache Coherence Protocol for Reduction of Miss Rate and Traffic
Conference name: PARLE '94 : parallel architectures and languages Europe : proceedings July 4-8
Year: 1994
Pagination: 363-74
ISBN: 3-540-58184-7
Publisher: Springer
City: Athens, Greece
Organization: Blekinge Institute of Technology
Department: Dept. of Computer Science and Business Administration (Institutionen för datavetenskap och ekonomi)
Dept. of Computer Science and Business Administration S-372 25 Ronneby
+46 455 780 00
http://www.ide.hk-r.se/
Language: English
Abstract: Although directory-based write-invalidate cache coherence protocols have a potential to improve the performance of large-scale multiprocessors, coherence misses limit the processor utilization. Therefore, so called competitive-update protocols-hybrid protocols between write-invalidate and write-update-have been considered as a means to reduce the coherence miss rate and have been shown to be a better coherence policy for a wide range of applications. Unfortunately such protocols may cause high traffic peaks for applications with extensive use of migratory objects. These traffic peaks can offset the performance gain of a reduced miss rate if the network bandwidth is not sufficient. The authors propose to extend a competitive-update protocol with a previously published adaptive mechanism that can dynamically detect migratory objects and reduce the coherence traffic they cause. Detailed architectural simulations based on five scientific and engineering applications show that this adaptive protocol can outperform a write-invalidate protocol by reducing the miss rate and bandwidth need by as much as 71% and 26%, respectively.
Subject: Computer Science\Computersystems
Keywords: cache storage, concurrency control, multiprocessing systems, parallel architectures, parallel processing, processor scheduling, protocols
Note: Also in Lecture Notes in Computer Science No. 817, pages 363-374, 1994
Edit